# A TCAD Study on Simulation and Benchmarking of Nanometer Scale Functionally Graded Materials as Gate Dielectrics for FinFETs

<u>Alper ÜLKÜ</u><sup>1,2,\*</sup>, Esin UÇAR<sup>1,2</sup>, Ramis Berkay SERİN<sup>1,2</sup>, Rifat KAÇAR<sup>2</sup>, Murat ARTUÇ<sup>2</sup>, Ebru MENSUR<sup>1</sup>, A. Yavuz ORAL<sup>1</sup>

<sup>1</sup> Gebze Technical University, Dept. of Material Science and Engineering, Kocaeli, Turkey <sup>2</sup> ASELSAN Microelectronic, Guidance and Electro-Optics Business Sector, Ankara, Turkey

\*Corresponding Author E-mail: aulku@aselsan.com.tr

#### **ABSTRACT**

In this paper, we present simulation results obtained using TCAD tools for a 3-D silicon on insulator (SOI) n-FinFET structure with various functionally graded materials (FGMs) as gate dielectric, with a gate length of 14 nm at 300K. Study explores the potential of FGMs as a viable alternative to conventional single layer high-κ dielectrics in FinFET structures. We investigate the impact of using FGMs as gate oxide dielectric on key electrical performance parameters, threshold voltage (V<sub>TH</sub>), onstate current (I<sub>ON</sub>), off-state current (I<sub>OFF</sub>), drain-induced barrier lowering (**DIBL**) and subthreshold slope (SS), I<sub>ON</sub>/I<sub>OFF</sub> ratio and gate metal-to-silicon leakage current (I<sub>GL</sub>). Using SILVACO ATLAS for device simulation, we start with SiO<sub>2</sub>, Al<sub>2</sub>O<sub>3</sub>, HfO<sub>2</sub>, La<sub>2</sub>O<sub>3</sub> and TiO<sub>2</sub> as single layer gate dielectrics of 3nm thickness (tox) for a 14nm channel (fin) length (LFET), 2nm channel width (WFET), 5nm channel height (h<sub>fin</sub>) FinFET structure; then formed 13 different 2- or 3-stage FGM combinations as gate dielectrics, like [Al<sub>2</sub>O<sub>3</sub>:HfO<sub>2</sub>:TiO<sub>2</sub>] staged in parallel sheets, connected serially, as a 3-stage example. Modified Penn Model [1], [2] is used to calculate the dielectric constant of thin nanolaminate material forming each FGM laminate, using their bulk dielectric constant  $\kappa_b$ , bandgap energy  $E_G$ , high frequency dielectric constant  $\kappa_{\infty}$  and its Fermi wave vector  $K_f$ . Maxwell-Garnet (MG) approximation [3] is selected to calculate the effective dielectric constant ( $\kappa_{EFF}$ ) for the 2-and 3-layered FGM dielectrics. Hot Electron / Hot Hole Injection (HEI-HHI) model [4] is used to model gate leakage current within SILVACO ATLAS/Deckbuild simulation tool and results were found to be consistent with experimental results within [5], with systematically varying thickness of mentioned dielectric layers to form a graded structured 3 nm-thickness FGM gate dielectrics. FinFET Buried Oxide (BOX) material was kept as Al<sub>2</sub>O<sub>3</sub> through all simulations. Our results indicate that proposed FinFET with FGM gate dielectrics has lesser I<sub>GL</sub> up to 53 times, lesser DIBL up to %38.2, lesser SS up to %7.6, lower I<sub>OFF</sub> up to 2 decades, higher I<sub>ON</sub> up to %62, higher I<sub>ON</sub>/I<sub>OFF</sub> up to 45 times and lesser V<sub>TH</sub> up to %19.2, with respect to the FinFET of same dimensions composed of single layer HfO<sub>2</sub> gate dielectric. FGMs show better performance than single material dielectric when used as gate insulating materials. Results may provide versatile opportunities for optimizing FinFET devices.

**Keywords**: Technology Computer-Aided-Design (TCAD) Simulation, Functionally Graded Material (FGM), Junctionless Thin Film Transistor (JLTFT); Fin-Field Effect Transistor (FinFET), Drain Induced Barrier Lowering (DIBL); Subthreshold Slope (SS), Threshold Voltage (V<sub>TH</sub>), I<sub>ON</sub>/I<sub>OFF</sub> ratio.

#### I. INTRODUCTION

Functionally graded materials (FGMs) are composite materials with a continuously variable distribution of two or more constituent phases [6]. The composition and/or microstructures of FGMs change gradually, resulting in a graded pattern of material properties. FGMs have applications in various fields such as structural materials, biomaterials, semiconductors, coating materials, and electrode materials [7]. FGMs eliminate sharp interfaces between different materials and instead have a gradual variation from one material to another [8] FGMs are inhomogeneous materials whose properties change continuously with spatial positions [9]. The manufacturing of FGMs can be achieved through different techniques, including additive manufacturing (AM), physical vapor deposition, chemical vapor deposition, powder metallurgy, and centrifugal casting [10], [11]. FGM grading is achieved by controlling the distribution of certain properties within the material. FGM grading is either discrete or continuous and this gradient can be of either material composition, orientation or fraction gradient [12]. In case we have a discrete profile grading we can have a stepwise profile. In case we have continuous profile grading we can have either a linear profile so that the material properties change linearly from one surface to the other, or an exponential or an nth-power thickness profile or a sigmoidal profile, so that the material property changes with a smooth transition that can represented by functions like an hyperbolic tangent function. There might exist many phases of the materials neighboring each other so that as thickness is varied the material property changes from phase A to phase B which means that this is single FGM. As material A concentration increases the other material B concentration decreases. In a double FGM, there are 3 seperate materials or phases so that while thickness changes, material property is gradually varied starting with A emerging into B and fully ending up in C. In this work, we performed simulations with single and double FGM dielectric materials for trigate FinFET structure. Our research focused on conducting simulation-based studies of FinFETs since their introduction in the year 2000 [13], performance of FinFET technology, including analytical modeling and simulation of FinFET devices [14], the influence of fin geometry on corner effects in multifin dual and tri-gate SOI-FinFETs [15], benchmarking of FinFET, nanosheet, and nanowire FET architectures for future technology nodes [16], the analog performance analysis of stacked oxide topbottom gated junctionless FinFET [17] and a detailed study of single-material gate, double-material gate, and triple-material gate FinFETs were carried out [18]. In-depth analysis of typical types of FinFETs were presented in [19] with which we tried to match the terminology and abbreviations within that paper.

## II. DEVICE STRUCTURE

The 3D Technology Computer-Aided Design (TCAD) structure for FinFETs is shown in Fig. 1. Using SILVACO ATLAS for device simulation, we start with SiO<sub>2</sub>, Al<sub>2</sub>O<sub>3</sub>, HfO<sub>2</sub>, La<sub>2</sub>O<sub>3</sub> and TiO<sub>2</sub> as single layer gate dielectrics of 3nm thickness ( $t_{ox}$ ) for a 14nm channel (fin) length ( $L_{FET}$ ), 2nm channel width ( $W_{FET}$ ), 5nm channel height ( $h_{fin}$ ) FinFET structure, then formed 13 different FGM materials with systematically varying thickness of mentioned dielectrics to form a graded structured 3nm-thickness gate oxide dielectric. With thickness of 3 nm, BOX material (Figure 1) is kept as Al<sub>2</sub>O<sub>3</sub> and never changed through simulations. Equal doping concentration of  $5x10^{19}$  cm<sup>-3</sup> is used source - drain channel region.



Figure 1. Proposed 3-material FGM gate oxide dielectric based FinFET Şekle BOX caption ekle

| Table 1  | Proposed | <b>FinEET</b> | properties |
|----------|----------|---------------|------------|
| Table 1. | FIODOSEG | LIHLE I       | DIODELLIES |

| Property                   | Value                       | Note / Abbreviation         |
|----------------------------|-----------------------------|-----------------------------|
| Channel (Fin) Length       | 14 nm                       | $L_{\mathrm{fin}}$          |
| Gate thickness             | 10 nm                       | Tg                          |
| Channel (Fin) Width        | 2 nm                        | $W_{ m fin}$                |
| Gate Length                | 14 nm                       | $L_{\mathrm{g}}$            |
| Gate-to-Gate length        | X nm                        | $L_{ m gg}$                 |
| Fin Width                  | 2 nm                        | $ m W_{fin}$                |
| Fin Height                 | 5 nm                        | ${ m H_{fin}}$              |
| Channel Concentration      | $5x10^{19} \text{ cm}^{-3}$ | $N_{ m d}$                  |
| Gate work function         | 5 eV                        | $\phi_{ m w}$               |
| FET Length                 | 34 nm                       | $ m L_{FET}$                |
| FET Width                  | 10 nm                       | $\mathrm{W}_{\mathrm{FET}}$ |
| Total Gate Oxide thickness | 3 nm                        | $t_{ox}$                    |
| BOX Thickness              | 3 nm                        | $t_{BOX}$                   |
| BOX material               | $Al_2O_3$                   | -                           |
| Bulk Si Thickness          | 10 nm                       | $t_{\mathrm{BULK}}$         |

#### III. METHOD

As we target to prove that FGM gate oxide dielectric structures behave and perform better than single material dielectric structure in FinFET design, our method will be 5 steps. We need to analyze, model and evaluate the nanoscaled dielectric structures decreasing thickness will reduce the bulk capacitance and dielectric constant of the dielectric. First in IIIa, Modified Penn Model [1], [2] is used to calculate the dielectric constant of thin nanolaminate material forming each FGM laminate, using their bulk dielectric constant  $\kappa_b$ , bandgap energy  $E_G$ , high frequency dielectric constant  $\kappa_\infty$  and its Fermi wave vector  $K_f$ . In part IIIb thru IIIc, Maxwell-Garnet (MG) approximation [3] is selected to calculate the effective dielectric constant ( $\kappa_{EFF}$ ) for the 2-and 3-layered FGM dielectrics. In IIId and IIIe, FinFET model in Figure 1 is implemented via ATLAS language and Hot Electron / Hot Hole Injection (HEI-HHI) model [4] is used to model gate leakage current within SILVACO ATLAS/Deckbuild simulation tools are used to calculate with experimental results within [5][5], with systematically varying thickness of mentioned dielectric layers to form a graded structured 3 nmthickness FGM gate dielectrics. 18 different FinFET model simulations are performed in Silvaco Atlas Deckbuild, 5 of which include single material gate oxide dielectrics in Table 4A, 13 of which include FGM dielectrics as gate oxide (in Table 4B). Thru IIIf and IIIg, key electrical performance parameters like threshold voltage ( $V_{TH}$ ), on-state current ( $I_{ON}$ ), off-state current ( $I_{OFF}$ ), drain-induced barrier lowering (**DIBL**) and subthreshold slope (**SS**), I<sub>ON</sub>/I<sub>OFF</sub> ratio and gate metal-to-silicon leakage current (IGL) are selected and evaluated for each simulation. We also design a customized figure of merit in order to justly evaluate each FinFET performance with respect to each other. Here we present details each step as below:

#### a. Thickness Dependence of $\kappa$ under quantum confinement effects

Theoretical foundation for constructing a  $\kappa$ -graded FGM is given in US Patent 8110469 by Gealy et.al. [20] and we model our gate oxide for FinFET as below:



Figure 2. Stepwise Grading Profile for an example FGM (FGM-H in Table 4B.) as gate oxide dielectric

Gate oxide dielectric constant has to be evaluated for according to the formula, Equation-1,

$$\kappa_{ox} = 1 + \frac{\kappa_b - 1}{1 + \left(\frac{\kappa_{\infty} 2\pi}{K_f t_{ox}}\right)^2}$$

where  $\kappa_b$  is the bulk dielectric constant,  $\kappa_\infty$  is the high frequency dielectric constant,  $K_f$  is Fermi wave vector,  $t_{ox}$  is the thickness of the nanoscaled dielectric material [1].



Figure 3. Modified Penn Model for dielectric constant against thickness applied to TiO<sub>2</sub> [1], [2].

For silicon (Si), it has been shown that for thicknesses greater than 10 Å (1 nm), bulk  $\kappa_b$  can be considered to be unchanged and equivalent to  $\kappa_{ox}$  [2]. If  $t_{ox}$  is less than 10 Å then we need to consider generalized Penn model [21] for modelling dielectric constant  $\kappa$  as against thickness, under quantum confinement effects for nanolaminates for each FGM's  $\kappa_{EFF}$  to be calculated correctly. As we herein try to model nanolaminates around 5-30 Å, we calculated  $\kappa_{ox}$  of interlayer nanolaminate according to Equation-1. This can be numerically further fitted to the Equation-2 in [21];

$$\kappa_{ox} = 1 + \frac{\kappa_b - 1}{1 + \frac{1.7}{t_{ox}}}$$

and when we calculate the resultant kappa  $\kappa_{ox}$  of same material due to its nanolaminate thickness  $t_{ox}$  and observe the significant loss in dielectric effect when we observe Table-2. This numerical approximation is depicted in Figure 4, showing that in orders of few nanometers nanolaminate TiO<sub>2</sub> thickness, kappa reduction is significant.



Figure 4. A numerical approximation for Penn Model evaluated by Equation-2

Table 2. Bulk dielectric constant  $\kappa_b$  and resultant oxide kappa  $\kappa_{ox}$  with respect to nanolaminate thickness  $t_{ox}$  of dielectric materials calculated with Equation-2.

| Material               | SiO2 | Al203 | HfO2  | La2O3 | TiO2  |
|------------------------|------|-------|-------|-------|-------|
| $\kappa_b$             | 3,90 | 12,00 | 25,00 | 30,00 | 95,00 |
| $\kappa_{ox}$ in 0.5nm | 1,42 | 2,59  | 4,47  | 5,19  | 14,58 |
| $\kappa_{ox}$ in 1nm   | 2,07 | 5,07  | 9,89  | 11,74 | 35,81 |
| $\kappa_{ox}$ in 1.5nm | 2,59 | 7,05  | 14,19 | 16,94 | 52,67 |
| $\kappa_{ox}$ in 2nm   | 2,95 | 8,39  | 17,13 | 20,49 | 64,16 |
| $\kappa_{ox}$ in 2.5nm | 3,19 | 9,29  | 19,09 | 22,86 | 71,85 |
| $\kappa_{ox}$ in 3nm   | 3,35 | 9,90  | 20,43 | 24,48 | 77,09 |

# b. Modelling oxide nanolaminates as FinFET gate oxide dielectrics

In order to isolate the gate metal and form a proper electric field to control the drain current, gate dielectrics are of great importance. Dielectric constants ( $\kappa$ ) of some selected gate oxides vary from 3.9 to 95 and their respective bandgaps vary from 9 eV down to 3.5 eV in Table 2.

Table 3. Bandgap and dielectric constant for simple binary oxides used in this paper [22], [23]

| Material          | Dielectric<br>Constant (κ) | Bandgap<br>(eV) |
|-------------------|----------------------------|-----------------|
| SiO <sub>2</sub>  | 3,9                        | 9               |
| $Al_2O_3$         | 9                          | 8,8             |
| $HfO_2$           | 25                         | 5,8             |
| La2O <sub>3</sub> | 30                         | 6               |
| $TiO_2$           | 95                         | 3,5             |

HfO<sub>2</sub> thin films have wide band gap of  $\approx 5.8$  eV, high dielectric constant ( $\kappa \approx 25$ ) and suitable band offset values relative to Si substrate. In addition to their excellent thermodynamic and chemical stability, HfO<sub>2</sub> has been strongest candidate material for replacing single layer SiO<sub>2</sub> gate dielectrics. There exists no simple binary oxide dielectric between the  $\kappa$  greater than 35 (of Nb<sub>2</sub>O<sub>5</sub>) and less than 95 (of TiO<sub>2</sub>). Thus there starts the possibility and opportunity to generate materials with  $\kappa$  in the

range of 35-95 through FGMs, that have the potential to show better performance properties than  $HfO_2$ , especially when we utilize a method to calculate the equivalent dielectric constant of the stacked FGM materials. Among existing methods Maxwell-Garnet equation [3] for calculation of effective  $\kappa$  for 2 layer dielectrics. As we need 3-layer effective  $\kappa$  calculation we need to derive the two equations for 3-layer dielectrics as follows:

### c. $\kappa_{EFF}$ derivations for 3-stage FGM with materials A,B,C

When two layers or phases of dielectric materials are deposited on top of each other, calculation of their effective or resultant dielectric constant of this serially connected sheets of two dielectric materials, also called as, effective dielectric constant for A-B material (effective  $\kappa_{AB}$ ) would be calculated by two models, first by Maxwell-Garnet approximation model [3], [24] as Eq.2;

$$\kappa_{\text{EFF,AB}} = \kappa_{\text{B}} \frac{\kappa_{\text{A}} + 2\kappa_{\text{B}} + 2f(\kappa_{\text{A}} - \kappa_{\text{B}})}{\kappa_{\text{A}} + 2\kappa_{\text{B}} - f(\kappa_{\text{A}} - \kappa_{\text{B}})}$$

where  $\kappa_A$ ,  $\kappa_B$  are dielectric constants for material A and B and f is the volumetric filling factor for material A and (1-f) is the volumetric filling factor for material B in the two phase dielectric system of Fig 5.



Figure 5. Two phase dielectric system connected in series

To extend this theory for a three-phase system, we need to consider additional complexities due to the interaction between three different dielectric materials. If we denote the dielectric constants of the three materials as  $\kappa_A$ ,  $\kappa_B$ , and  $\kappa_C$  and their respective volumetric filling factors as  $f_A$ ,  $f_B$ , and  $f_C$  with  $f_A + f_B + f_C = 1$ , we need to derive an expression that considers all three materials. Thus we can;

- Calculate the effective dielectric constant  $\kappa_{AB}$  for materials A and B using the Maxwell-Garnett equation.
- Consider  $\kappa_{AB}$  as one material and apply the Maxwell-Garnett equation again with  $\kappa_{AB}$  and  $\kappa_{C}$  to find the overall effective dielectric constant  $\kappa_{EFF}$ , with  $f_{AB} + f_{C} = 1$ , finally as Eq.3,

$$\kappa_{\text{EFF,ABC}} = \kappa_{\text{C}} \frac{\kappa_{\text{AB}} + 2\kappa_{\text{C}} + 2f_{AB}(\kappa_{\text{AB}} - \kappa_{\text{C}})}{\kappa_{\text{AB}} + 2\kappa_{\text{C}} - f_{AB}(\kappa_{\text{AB}} - \kappa_{\text{C}})}$$

Table 4A. Control Group: Thickness and bulk  $\kappa$  values and calculated (modified Penn model) dielectric constants values of 5 single material gate dielectrics for 3 nm thickness.

|                      | SiO2 | Al2O3 | HfO2  | La2O3 | TiO2  |
|----------------------|------|-------|-------|-------|-------|
| $\kappa_b$ value     | 3,9  | 12    | 25    | 30    | 95    |
| $\kappa_{ox}$ in 3nm | 3,35 | 9,9   | 20,43 | 24,48 | 77,09 |

Table 4B. FGM Group: Thickness and  $\kappa_{EFF}$  (applying modified Penn + MG model) values of 13 FGM gate oxide dielectrics between SiO<sub>2</sub> and TiO<sub>2</sub>, shown as lower and upper limits of achievable  $\kappa_{EFF}$  within 3nm material thickness.

| Material                | SiO2 | FGM-A | FGM-B | FGM-C | FGM-D | FGM-E | FGM-F | FGM-G | FGM-H | FGM-J | FGM-K | FGM-L | FGM-M | FGM-N | TiO2  |
|-------------------------|------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|
| SiO2 thickness (nm)     | 3    | 1     | 1     | 0,5   | 1     | 0     | 0,5   | 0     | 0     | 1     | 1,5   | 0     | 0     | 0     | 0     |
| Al2O3 thickness (nm)    | 0    | 1     | 1     | 0,5   | 0     | 0,5   | 0     | 0,5   | 1     | 0,5   | 0     | 0     | 0,5   | 0     | 0     |
| HfO2 thickness (nm)     | 0    | 1     | 0     | 2     | 1     | 2     | 2,5   | 2,5   | 1     | 0     | 0     | 1,5   | 0,5   | 0,5   | 0     |
| TiO2 thickness (nm)     | 0    | 0     | 1     | 0     | 1     | 0,5   | 0     | 0     | 1     | 1,5   | 1,5   | 1,5   | 2     | 2,5   | 0     |
| Total Thickness (nm)    | 3    | 3     | 3     | 3     | 3     | 3     | 3     | 3     | 3     | 3     | 3     | 3     | 3     | 3     | 3     |
| $\kappa_{\mathrm{EFF}}$ | 3,35 | 4,26  | 9,39  | 9,57  | 10,57 | 12,30 | 14,15 | 14,55 | 16,39 | 18,98 | 19,28 | 27,02 | 33,88 | 52,93 | 77,09 |

## d. FinFET modelling in Silvaco ATLAS Deckbuild Tool

We start with modeling our FinFET in Silvaco's Atlas/Deckbuild. The family of such tools were used in many research to design and simulate the FinFET devices. The ATLAS Deckbuild simulation employing many standard recombination and continuity models like Shockley-Read-Hall, Schrödinger and Auger; used widespread for 2D/3D simulations of normal or heterogated single, double or triple-gated FinFETs [14],[18],[25].

## e. Gate Leakage Current Modelling

In devices that have a metal-insulator-semiconductor (MIS) formation, the conductance of the insulating film would ideally be considered as zero. However, for the sub 0.5um generation of MOS devices there is considerable conductance being measured on the gate contacts [4]. In our case we used two lines of code for proper solvers to be activated in ATLAS/Deckbuild given in Appendix A, among tunneling-through-dielectric models available we used the hot electron/hole injection (HEI-HHI) tunneling model within ATLAS tool [4], so that gate-to-dielectric leakage current was properly and realistically modeled, which gave most accurate results comparable with [5].

Table 2. Summary of used models for tunneling and carrier injection for gate-dielectric leakage current in ATLAS [4]

| Model                                | Syntax               | Notes                                                                                                       |  |  |
|--------------------------------------|----------------------|-------------------------------------------------------------------------------------------------------------|--|--|
| Band-to-Band (standard)              | BBT.STD              | For direct transitions. Required with very high fields.                                                     |  |  |
| Concannon Gate Current<br>Model      | N.CONCAN<br>P.CONCAN | Non-local gate model consistent with Concannon substrate current model.                                     |  |  |
| Direct Quantum tunneling (Electrons) | QTUNN.EL             | Quantum tunneling through conduction band barrier due to an insulator.                                      |  |  |
| Direct Quantum tunneling (Hole)      | QTUNN.HO             | Quantum tunneling through valence band barrier due to an insulator.                                         |  |  |
| Fowler-Nordheim (electrons)          | FNORD                | Self-consistent calculation of tunneling through insulators. Used in EEPROMs.                               |  |  |
| Fowler-Nordheim (holes)              | FNHOLES              | Same as FNORD for holes.                                                                                    |  |  |
| Klaassen Band-to-Band                | BBT.KL               | Includes direct and indirect transitions.                                                                   |  |  |
| Hot Electron Injection               | HEI                  | Models energetic carriers tunneling through insulators. Used for gate current and Flash EEPROM programming. |  |  |
| Hot Hole Injection                   | нні                  | HHI means hot hole injection.                                                                               |  |  |

# f. Choice of performance metrics

Our performance metrics were selected as:

- I<sub>GL</sub>, On-state Leakage Current, in Amperes, leaks from Gate metal through dielectric into the channel, when  $V_{GS} = 0.75V$  in our case, needs to be minimized.
- Ion, On-state Drain Current, in Amperes, when  $V_{DS} = V_{DD}$  (=1.2V in our case) and  $V_{GS} = V_{DD}$ , needs to be maximized.
- Ioff, Off-state Drain Current, in Amperes, when  $V_{DS} = V_{DD}$  and  $V_{GS} = 0.0V$ , needs to be minimized.
- Ion/Ioff Ratio, unitless, accepted and powerful measure of TFT design quality, needs to be maximized.
- V<sub>TH</sub>, Threshold Voltage, in Volts, the minimum  $V_{GS}$  voltage that drain current  $I_D$  slightly exceeds a limit current (1x10<sup>-7</sup> A in our case) significant for the design, needs to be minimized.
- SS, Subthreshold Slope, in mV/decade, change in the gate voltage required to decrease the drain current  $I_D$  by one decade,  $SS = \Delta V_{GS}/\Delta log(I_D)$ , needs to be minimized.
- **DIBL**, Drain-Induced Barrier Lowering, in mV/V, represents the drain voltage  $V_{DS}$  influence on the threshold voltage  $V_{TH}$ , defined as DIBL =  $|\Delta V_{TH}|/|\Delta V_{DS}|$ , needs to be minimized.

as these are the primary parameters for evaluation of thin film transistors' performance. [26]

## g. Selection process for the FGM - Creation of a custom figure of merit

At the end of calculation process, we introduce and propose a unitless figure of merit as Equation-4:

$$FOM_{FET} = \frac{97.62(log(I_{ON}/I_{OFF}))^3 (-log(I_{GL}))^3}{(10V_{TH})^3 \cdot DIBL^2 \cdot SS}$$

with which we can evaluate the overall performance of FinFET under consideration. We developed this figure of merit that equally and mostly cares for  $I_{GL}$ ,  $I_{ON}/I_{OFF}$  ratio and  $V_{TH}$ , gives less importance to DIBL and even lesser importance to SS. Overall FOM value is multiplied by an arbitrary constant 97.62 to achieve best performing FinFET to appear with  $FOM_{FET}$  value equals to 100 and all other performance values to be normalized between 1 and 100. We compared the  $FOM_{FET}$  values of all single and FGM dielectric configurations so that it may help better to decide the selection among all configurations.

#### IV. RESULTS AND DISCUSSION

### a. ID - VGS transfer characteristics



 $\label{eq:figure 6a} Figure \ 6a. \ I_D \ for single \ material \ gate \ oxide \ dielectrics \ (control \ group) \ log(I_D) - V_{GS} \ (left) \ and \ I_D - V_{GS} \ (right)$   $b. \ I_D \ current \ for \ FGM\mbox{-}group \ of \ gate \ oxide \ dielectrics \ log(I_D) - V_{GS} \ (left) \ and \ I_D - V_{GS} \ (right)$ 

Figure 6. shows the drain current (Id) versus gate-source voltage (Vgs) characteristics for the FinFET device we examined with various gate dielectric materials. The threshold voltage is the point where the curve starts to steeply rise, which is a critical parameter for switching characteristics. The graph includes TiO<sub>2</sub>, La<sub>2</sub>O<sub>3</sub>, HfO<sub>2</sub>, Al<sub>2</sub>O<sub>3</sub>, and SiO<sub>2</sub> as gate dielectrics. These materials are high-k dielectrics, with the exception of SiO<sub>2</sub>, which is a traditional dielectric material with a lower dielectric constant. TiO<sub>2</sub> seems to have a higher on-current for the same gate voltage compared to the

others, which may suggest better channel formation or a higher dielectric constant, which can modify the effective channel thickness. The choice of dielectric material significantly impact device performance. Higher-k materials like HfO<sub>2</sub> and TiO<sub>2</sub> may allow for thinner dielectrics, which can enhance gate control and reduce leakage currents, while also allowing for scaling down the device dimensions.

## b. IG per VGS leakage current



Figure 7a, 7b (zoom):  $I_G$  leakage current for single material gate oxide dielectrics (control group) log  $(I_G)$  – $V_{GS}$  7c, 7d (zoom):  $I_G$  leakage current for FGM group gate oxide dielectrics, log  $(I_G)$  – $V_{GS}$ 

This graph shows the leakage current characteristics in hot electron/hole injection model [4] for traditional single material gate dielectrics like TiO<sub>2</sub> having least leakage current around 10<sup>-13</sup> A at 0.75V for our specific FinFET under examination depicted in Figure 1. The curves generally show a similar trend, with this leakage current decreases with increasing gate-source voltage due to better formation of depletion region. The right graph displays the leakage current for FinFETs with FGM gate oxides, labeled FGM-A through FGM-N. The curves are closely grouped and follow a similar trend to the control group, but with some variation between the different FGM materials. Lower leakage current is preferable, especially for memory devices like EEPROMs where high I<sub>G</sub> can contribute to charge loss and memory degradation over time. The performance of FGMs in terms of I<sub>G</sub> appears similar to single-material dielectrics, suggesting that FGMs might provide not significant but slight advantage in reducing I<sub>G</sub>, but they also do not exhibit any deficiency in device reliability.



Figure 8. Ig Leakage Current for FinFET with single material and FGM gate oxide dielectrics (K calculated with MG model)

We realize that usage of FGM dielectrics has potential of generating lower leakage currents from gate to channel, and for FGM-N, it is almost 53 times less than that of the FinFET with single HfO<sub>2</sub> dielectric, as it becomes evident that interface effects minimize when smoother transitions of dielectric constant are fabricated starting from channel to gate material.

#### c. Drain Induced Barrier Lowering



Figure 9. DIBL with single material and FGM gate oxide dielectrics (κ calculated with MG model)

Figure 9 plots the Drain Induced Barrier Lowering (DIBL) against the effective dielectric constant (k) for different materials used in FinFETs. As DIBL is the short-channel effect where the drain voltage can influence the threshold voltage of the transistor, a lower DIBL value does generally better because it means the device has better control over the threshold voltage and is less susceptible to variations due to changes in the drain voltage. DIBL with single dielectric (Solid Line) represented the DIBL performance across a range of dielectrics for a standard single-layer dielectric material, starts high with SiO<sub>2</sub> and then decreases significantly as the effective κ increases, showing improved performance for materials with higher κ values like HfO<sub>2</sub>, Al<sub>2</sub>O<sub>3</sub>, and TiO<sub>2</sub>. The trend suggests that as the effective dielectric constant increases, the DIBL effect decreases, which is a favorable outcome. DIBL values when using FGM techniques have peaks (labeled from A to N) that indicate where the DIBL is higher, possibly due to process variations, material properties or anomalies. DIBL performance of FGM's seems best for FGM-N with 5.48 mV/V which is %38.2 lower than that of HfO<sub>2</sub>.

## d. Subthrehold Slope



Figure 10. SS with single material and FGM gate oxide dielectrics (Effective κ calculated with MG model)

Subthreshold slope performance of FGM's seems best for FGM-K with 76.2 mV/decade which is %7.64 lower than that of HfO<sub>2</sub>.

## e. Off-State I<sub>D</sub> Current



Figure 11. I<sub>OFF</sub> with single material and FGM gate oxide dielectrics (Effective κ calculated with MG model)

Off-State  $I_D$  Current performance of FGM's seems better for FGM-B with  $2.23x10^{-17}$  A which is almost 2 orders of magnitude lower than that of HfO<sub>2</sub>.

### a. On-State ID Current



Figure 12. I<sub>ON</sub> with single material and FGM gate oxide dielectrics (Effective κ calculated with MG model)

ON-State  $I_D$  Current performance for FGM-K with  $1.93 \times 10^{-5}$  A which is almost %62 better than that of with HfO<sub>2</sub>.

## b. Ion / Ioff Ratio



Figure 13. I<sub>ON</sub>/I<sub>OFF</sub> ratio with single material and FGM gate oxide dielectrics (Effective K calculated with MG model)

 $I_{ON}/I_{OFF}$  ratio performance of FGM is better for FGM-C with  $7.31x10^{11}$  which is almost 45 times better than that of  $HfO_2$ .

# c. Threshold Voltage V<sub>TH</sub>



Figure 14. V<sub>TH</sub> with single material and FGM gate oxide dielectrics

 $V_{TH}$  performance of FGM is better for FGM-A with 0.7012 V which is almost %19.2 better than that of  $HfO_2$ .

## V. CONCLUSION

The FGM technique may offer a way to engineer specific device characteristics, but it requires careful control and understanding of the material properties to achieve the desired outcomes consistently. Our results indicate that proposed FinFET with FGM gate dielectrics has lesser  $I_{GL}$  up to 53 times, lesser DIBL up to %38.2, lesser SS up to %7.6, lower  $I_{OFF}$  up to 2 decades, higher  $I_{ON}$  up to %62, higher  $I_{ON}/I_{OFF}$  up to 45 times and lesser  $V_{TH}$  up to %19.2.

Table 5.  $FOM_{FET}$  values for each configuration of single dielectric and FGM configurations.

| Material | FOM_FET |
|----------|---------|
| SiO2     | 9,5     |
| Al2O3    | 20,6    |
| HfO2     | 33,4    |
| La2O3    | 43,0    |
| TiO2     | 76,0    |
| FGM-A    | 20,0    |
| FGM-B    | 70,2    |
| FGM-C    | 70,9    |
| FGM-D    | 38,4    |
| FGM-E    | 45,6    |
| FGM-F    | 38,0    |
| FGM-G    | 58,0    |
| FGM-H    | 41,6    |

| FGM-J | 40,3  |
|-------|-------|
| FGM-K | 56,1  |
| FGM-L | 65,9  |
| FGM-M | 69,3  |
| FGM-N | 100,0 |

Looking at the  $FOM_{FET}$  values calculated by Equation-4, single dielectric gate oxides TiO2 has the best performance. HfO<sub>2</sub> performance achieved 33.4 whereas FGMs B, C, K, L, M and N achieve better than HfO<sub>2</sub> and entire single material dielectrics except TiO<sub>2</sub>.

FGM approach aimed to improve the gate's control over the channel and seemed to achieve a success with respect to the FOM<sub>FET</sub> selected as a figure of merit for overall FinFET performance, which can be always be customized due to importance of the performance parameter selected by the designer. FGMs seem to provide some space to engineer new gate oxides between dielectric constants 35-95 and at least to try these as gate dielectric material. With respect to the same FinFET with single layer HfO<sub>2</sub> gate dielectric performance, most FGMs showed superior performance. Within gate insulators and BOX structures, FGMs may provide versatile opportunities for optimizing FinFET devices.

#### VI. ACKNOWLEDGMENTS

This research is funded by TOHUM Project P2220221 by ASELSAN Microelectronics Business Sector, Türkiye. Authors declare, they do not have any conflict of interest within and with any other institutions.

## VII. BIBLIOGRAPHY

- [1] R. Tsu, D. Babić, and L. Loriatti, 'Simple model for the dielectric constant of nanoscale silicon particle', *J Appl Phys*, vol. 82, no. 3, pp. 1327–1329, Aug. 1997, doi: 10.1063/1.365762.
- [2] D. R. Penn, 'Wave Number Dependent Dielectric Function of Semiconductors', *Electron Transport Mechanism in Insulating Films*, vol. 2093, 1962.
- [3] V. A. Markel, 'Introduction to the Maxwell Garnett approximation: tutorial', *Journal of the Optical Society of America A*, vol. 33, no. 7, p. 1244, Jul. 2016, doi: 10.1364/josaa.33.001244.
- [4] 'Atlas User Manual DEVICE SIMULATION SOFTWARE', 1984.
- [5] S. I. Garduño, J. Alvarado, A. Cerdeira, M. Estrada, V. Kilchytska, and D. Flandre, 'Gate leakage currents model for FinFETs implemented in Verilog-A for electronic circuits design', *International Journal of Numerical Modelling: Electronic Networks, Devices and Fields*, vol. 27, no. 5–6, pp. 846–862, 2014, doi: 10.1002/jnm.1988.

- [6] Y. Shinohara, 'Functionally Graded Materials', in *Handbook of Advanced Ceramics: Materials, Applications, Processing, and Properties: Second Edition*, Elsevier Inc., 2013, pp. 1179–1187. doi: 10.1016/B978-0-12-385469-8.00061-7.
- [7] S. L. Vatanabe, W. M. Rubio, and E. C. N. Silva, 'Modeling of Functionally Graded Materials', in *Comprehensive Materials Processing*, vol. 2, Elsevier Ltd, 2014, pp. 261–282. doi: 10.1016/B978-0-08-096532-1.00222-3.
- [8] M. Naebe and K. Shirvanimoghaddam, 'Functionally graded materials: A review of fabrication and properties', *Applied Materials Today*, vol. 5. Elsevier Ltd, pp. 223–245, Dec. 01, 2016. doi: 10.1016/j.apmt.2016.10.001.
- [9] N. Zhao, P. Qiu, and L. Cao, 'Development and application of functionally graded material', in *Advanced Materials Research*, 2012, pp. 371–375. doi: 10.4028/www.scientific.net/AMR.562-564.371.
- [10] V. Birman, T. Keil, and S. Hosder, 'Functionally graded materials in engineering', in *Structural Interfaces and Attachments in Biology*, vol. 9781461433170, Springer New York, 2013, pp. 19–41. doi: 10.1007/978-1-4614-3317-0\_2.
- [11] R. M. Mahamood and E. T. Akinlabi, 'Processing Methods of Functionally Graded Materials', in *Topics in Mining, Metallurgy and Materials Engineering*, Springer Science and Business Media Deutschland GmbH, 2017, pp. 23–45. doi: 10.1007/978-3-319-53756-6 3.
- [12] I. M. El-Galy, B. I. Saleh, and M. H. Ahmed, 'Functionally graded materials classifications and development trends from industrial point of view', *SN Applied Sciences*, vol. 1, no. 11. Springer Nature, Nov. 01, 2019. doi: 10.1007/s42452-019-1413-4.
- [13] D. Hisamoto *et al.*, 'FinFET-A Self-Aligned Double-Gate MOSFET Scalable to 20 nm', 2000.
- [14] N. El, I. Boukortt, B. Hadri, and S. Patanè, 'Effects of High-k Dielectric Materials on Electrical Characteristics of DG n-FinFETs', 2016.
- [15] M. K. AN, G.-B. A, and B. B, '3D Simulation of Fin Geometry Influence on Corner Effect in Multifin Dual and Tri-Gate SOI-Finfets.', *Int J Nano Stud Technol*, pp. 29–32, Oct. 2013, doi: 10.19070/2167-8685-130006.
- [16] D. Nagy, G. Espineira, G. Indalecio, A. J. Garcia-Loureiro, K. Kalna, and N. Seoane, 'Benchmarking of FinFET, Nanosheet, and Nanowire FET Architectures for Future Technology Nodes', *IEEE Access*, vol. 8, pp. 53196–53202, 2020, doi: 10.1109/ACCESS.2020.2980925.
- [17] L. Gangwani and S. Hajela, 'Analog Performance Analysis of a Novel 5nm Stacked Oxide Top Bottom Gated Junctionless FinFET', *IOP Conf Ser Mater Sci Eng*, vol. 1258, no. 1, p. 012046, Oct. 2022, doi: 10.1088/1757-899x/1258/1/012046.
- [18] P. Vimala and T. S. Arun Samuel, 'TCAD Simulation Study of Single-, Double-, and Triple-Material Gate Engineered Trigate FinFETs', *Semiconductors*, vol. 54, no. 4, pp. 501–505, Apr. 2020, doi: 10.1134/S1063782620040211.
- [19] D. Bhattacharya and N. K. Jha, 'FinFETs: From Devices to Architectures', *Advances in Electronics*, vol. 2014, pp. 1–21, Sep. 2014, doi: 10.1155/2014/365689.
- [20] D. Gealy, B. Vishnavath, V. S. Cancheepuram, and M. N. Rocklein, 'US8110469 Graded Dielectric Structures', US8110469, Feb. 27, 2012
- [21] A. C. Sharma, 'Size-dependent energy band gap and dielectric constant within the generalized Penn model applied to a semiconductor nanocrystallite', *J Appl Phys*, vol. 100, no. 8, 2006, doi: 10.1063/1.2357421.

- [22] J. Azadmanjiri, C. C. Berndt, J. Wang, A. Kapoor, V. K. Srivastava, and C. Wen, 'A review on hybrid nanolaminate materials synthesized by deposition techniques for energy storage applications', *Journal of Materials Chemistry A*, vol. 2, no. 11. pp. 3695–3708, Mar. 21, 2014. doi: 10.1039/c3ta14034b.
- [23] J. D. Plummer and P. B. Griffin, 'Material and Process Limits in Silicon VLSI Technology', 2001.
- [24] G. A. Niklasson, C. G. Granqvist, and O. Hunderi, 'Effective medium models for the optical properties of inhomogeneous materials', *Appl Opt*, vol. 20, no. 1, p. 26, Jan. 1981, doi: 10.1364/ao.20.000026.
- [25] N. B. Bousari, M. K. Anvarifard, and S. Haji-Nasiri, 'Improving the electrical characteristics of nanoscale triple-gate junctionless FinFET using gate oxide engineering', *AEU International Journal of Electronics and Communications*, vol. 108, pp. 226–234, Aug. 2019, doi: 10.1016/j.aeue.2019.06.017.
- [26] A. Nowbahari, A. Roy, and L. Marchetti, 'Junctionless transistors: State-of-the-art', *Electronics (Switzerland)*, vol. 9, no. 7, pp. 1–22, 2020, doi: 10.3390/electronics9071174.